

## **Digital Hardware Design Laboratory**

### **Advanced VHDL and Pipelining**

M. Sc. Simon Reder, M. Eng. Augusto Hoppe

#### **Head of institute**

Prof. Dr.-Ing. Dr. h. c. Jürgen Becker Prof. Dr.-Ing. Eric Sax Prof. Dr. rer. nat. Wilhelm Stork

Institute for Information Processing Technologies (ITIV)



### VHDL ←→ Software Coding



- **VHDL** describes Logic Resources
  - Within Process: In Sequence (Process Update...)
  - Process-to-Process: In Parallel
- Preferable: Synchronous Processes
  - Easier implementation, more reliable translation into logic cells during Synthesis
- Asynchronous Processes:
  - Use as low logic as possible
  - Calculations may only depend on **synchronous** input data
  - Use it with extreme care → high potential of Simulation/Runtime mismatches
- On Process dependencies and latency issues...
  - Avoid using asynchronous "Handshaking" or asynchronous inputs to Hard-IPs like BRAMs, DSP Slices etc.
  - Solve these issues using **Pipelining**

### **VHDL** ←→ Software Coding



- Many operations known from C-programming cannot or not efficiently be implemented in Hardware Logic
  - Delays using given time values in seconds: "a <= b after 30ns;"</p>
  - Wait statements "wait until" in modules for Synthesis is bad coding style
  - Large storages without using Hard-IPs (BRAMs):
    - "type my\_array is array (natural range <>) of std\_logic vector(31 downto 0);" "signal array : my\_array (1023 downto 0);"
  - Multiplication or Division
    - by non-power-of-two values → long asynchronous logic paths
    - Division/Multiplication within one Clock-Cycle, like "c <= a / b;"</p>
    - Exception: with DSP Slices c <= a\*b for certain input sizes (amount is very limited on-chip) is
      possible but still a very expensive operation, thinking hardware-wise</li>

### **Pipelining in VHDL**



- Reduces length of asynchronous paths  $\rightarrow$  increases clock frequency
- Solves issues like:
  - Handshakes between processes requiring low latencies
  - Operations which cannot be performed within one clock cycle ( $\rightarrow$  e.g. Division)
- Assissts in compensating for *different delays of processing Blocks*



### **Pipelining in VHDL**



- Description of Delay line in VHDL (Shift register):
  - Within Process: For loops

```
constant delay const : integer := 8;
signal input delayed : input type(delay const-1 downto 0);
begin
     process(clk, rstn, en)
     begin
         if rstn = '0' then
            input delayed <= (others => '0');
         elsif rising edge(clk) then
            input delayed(delay const-1) <= input;</pre>
           for i in delay const-2 downto 0 loop
              input delayed(i) <= input delayed(i+1);</pre>
           end loop;
           output <= input delayed(0);</pre>
                                                  Output
                                                                                                    Input
```

### **Pipelining in VHDL**



- Similiar to for loops: *Generate* statement
  - Good for implementing regular structures with common properties, e.g. adder trees or in general for structural modelling.

```
Input_registering: process(clk)
                                                               G0: for i in 0 to 3 generate
                                                                     stg_0(i) \le input(2*i) + input(2*i + 1);
     begin
        if rising_edge(clk) then
                                                               end generate:
          if rst = '1' then
             stg_0_reg <= (others => (others =>'0'));
                                                               G0: for i in 0 to 1 generate
             stg_1_reg <= (others => (others => '0'));
                                                                     stg_1(i) \le stg_0 - reg(2*i) + stg_0 - reg(2*i + 1);
             stg_2_reg <= (others => (others => '0'));
                                                               end generate;
          else
             for i in 0 to 3 loop
                                                               stg_2 \leftarrow stg_1 - reg(0) + stg_1 - reg(1);
                stg \ 0 \ reg(i) \ll stg \ 0(i);
             end loop;
             for i in 1 to 0 loop
                stg_1_reg(i) <= stg_1(i);
             end loop;
             stg_2_reg <= stg_2;
          end if;
        end if;
     end process;
```

#### **Arithmetics in VHDL**



- For arithmetic operations, the size of the vector (e.g. signed) of the result is usually of different size than the input vectors (here: VS = vector size)
- Following rules apply for UNKNOWN values of a and b, for not losing information or to avoid values exceeding the vector size.
- Addition / Substraction (c = a+b): VS(c) = max(VS(a), VS(b)) +1
- Multiplication (c = a\*b): VS(c) = VS(a) + VS(b)

Simplifications may be possible:
If e.g. value b is known to be < const\_val, then for c = a\*b the vector size c may be chosen to VS(c) = VS(a) + log<sub>2</sub>(const\_val)

### Polynomial binary division



- Division 29 / 5 = 5, Remainder 4
- Binary Division (standard procedure)

```
\frac{011101}{011|||} / 101 = 0101, Remainder 100
```

- 0111
- 0100
- <u>0</u>|
- $-\frac{101}{100}$



# → Efficient Hardware Implementation?

### Polynomial binary division



- Division 29 / 5 = 5, Remainder 4
- Binary Division (implementation with shift registers)



#### Additional Tutorials/Videos on the Web



### Interesting Tutorial Videos:

http://www.googoolia.com/wp/category/zynq-training/page/2/

### Digilent learning platform:

https://learn.digilentinc.com/list?category=Digital

### e.g.

- **Zynq Hardware Architecture Highlights**
- **Zynq Development Tools Overview**
- → AXI Bus Overview
- HDL Tutorials

